# DATA SHEET



STAC9700 Stereo AC'97 Codec

## **GENERAL DESCRIPTION:**

SigmaTel's STAC9700 is a general-purpose 18-bit stereo, full duplex, audio codec that is built around the analog component specification of AC'97. The STAC9700 incorporates SigmaTel's proprietary Sigma-Delta technology to achieve a DAC SNR in excess of 90dB and line through SNR of greater than 95dB. The DACs, ADCs, and mixer are integrated with analog I/Os, which include three analog line-level stereo inputs, two analog line-level mono inputs, one stereo outputs, and one mono output channel. Also included is SigmaTel's 3D stereo enhancement (SS3D) for increased speaker separation when using typical low-cost PC speakers. The STAC9700 is a primary codec, and can be used with the STAC9721/23/44/45 or a 4-channel STAC9708 as the secondary, in multiple codec configurations. This configuration can provide up to six-channel output, delivering AC-3 playback for DVD applications. The STAC9700 communicates via the five-wire AC-Link interface with any AC-Link capable controller or advanced core logic chip-set. Packaged in an AC'97 compliant 48-pin TQFP, the STAC9700 can be placed on motherboards, daughter boards, add-on cards or docking stations.

## **FEATURES:**

- High performance  $\Sigma \Delta$  technology
- Energy saving power down modes
- 18-bit full duplex stereo ADC, DACs
- AC-Link protocol compliance
- Low-noise differential CDROM input
- Primary capable in 2.1 system
- Pin compatible with the STAC9704/21

- SigmaTel Surround (SS3D) Stereo Enhancement
- Five analog line-level inputs
- 48-pin TQFP
- SNR > 90 dB through Mixer and DAC
- +3.3V and +5V operation

08/06/99

# **ORDERING INFORMATION:**

SigmaTel, Inc.

| Part Number | PACKAGE                       | TEMPERATURE<br>RANGE | SUPPLY RANGE                   |  |  |
|-------------|-------------------------------|----------------------|--------------------------------|--|--|
| STAC9700T   | 48-pin TQFP 7mm x 7mm x 1.4mm | 0° C to +70° C       | DVdd = 3.3V  or  5V, AVdd = 5V |  |  |

SigmaTel reserves the right to change specifications without notice.

| TABLE OF CONTENTS:                           | 6. MULTIPLE CODEC SUPPORT 34                 |  |  |  |  |  |
|----------------------------------------------|----------------------------------------------|--|--|--|--|--|
| THE OF CONTENTS.                             | 7. TESTABILITY34                             |  |  |  |  |  |
|                                              | 8. AC TIMING CHARACTERISTICS 35              |  |  |  |  |  |
| ORDERING INFORMATION:2                       | 8.1 COLD RESET 35                            |  |  |  |  |  |
| 1. PIN/SIGNAL DESCRIPTIONS8                  | 8.2 WARM RESET 36                            |  |  |  |  |  |
| 1.1 DIGITAL I/O 8                            | 8.3 Clocks 37                                |  |  |  |  |  |
| 1.2 ANALOGI/O 9                              | 8.4 Data Setup and Hold 38                   |  |  |  |  |  |
|                                              | 8.5 SIGNAL RISE AND FALL TIMES 39            |  |  |  |  |  |
| 2. AC-LINK11                                 | 8.6 AC-Link Low Power Mode Timing 40         |  |  |  |  |  |
| 2.1 CLOCKING 11                              | 8.7 ATE TEST MODE 41                         |  |  |  |  |  |
| 2.2 Reset 12                                 | 9. ELECTRICAL SPECIFICATIONS: 42             |  |  |  |  |  |
| 3. DIGITAL INTERFACE13                       | 9.1 ABSOLUTE MAXIMUM RATINGS: 42             |  |  |  |  |  |
| 3.1 AC-LINK DIGITAL SERIAL INTERFACE         | 9.2 RECOMMENDED OPERATING CONDITIONS 42      |  |  |  |  |  |
| Protocol 13                                  | 9.3 POWER CONSUMPTION 43                     |  |  |  |  |  |
| 3.2 AC-LINK AUDIO OUTPUT FRAME               | 9.4 AC-LINK STATIC DIGITAL SPECIFICATIONS    |  |  |  |  |  |
| (SDATA_OUT) 14                               | 43                                           |  |  |  |  |  |
| 3.2.2 AC-Link Audio Input Frame              | 9.5 STAC9700 +5V ANALOG PERFORMANCE          |  |  |  |  |  |
| (SDATA_IN)                                   | CHARACTERISTICS 44                           |  |  |  |  |  |
| 3.3 AC-Link Low Power Mode 20                | 9.6 STAC9700 +3.3V ANALOG PERFORMANCE        |  |  |  |  |  |
| 3.3.1 Waking up the AC-Link                  | CHARACTERISTICS 46                           |  |  |  |  |  |
| 4. STAC9700 MIXER22                          | APPENDIX A48                                 |  |  |  |  |  |
| 4.1 MIXER INPUT 23                           | APPENDIX B 49                                |  |  |  |  |  |
| 4.2 MIXER OUTPUT 23                          | AFFENDIA D49                                 |  |  |  |  |  |
| 4.3 PC BEEP IMPLEMENTATION 23                |                                              |  |  |  |  |  |
| 4.4 Programming Registers: 24                |                                              |  |  |  |  |  |
| 4.4.1 Reset Register (Index 00h)             | Table of Contents – Tables                   |  |  |  |  |  |
| 4.4.2 Play Master Volume Registers (Index    |                                              |  |  |  |  |  |
| 02h and 06h)                                 | Table 1. Package Dimensions 5                |  |  |  |  |  |
| 4.4.4 Analog Mixer Input Gain Registers      | Table 2. Pin Designation 5                   |  |  |  |  |  |
| (Index 0Ch - 18h)26                          | Table 3. Digital Signal List 8               |  |  |  |  |  |
| 4.4.5 Record Select Control Register (Index  | Table 4. Analog Signal List 9                |  |  |  |  |  |
| 1Ah) 26                                      | Table 5. Filtering and Voltage References 10 |  |  |  |  |  |
| 4.4.6 Record Gain Registers (Index 1Ch) 28   | Table 6. Power Signal List STAC9700 10       |  |  |  |  |  |
| 4.4.7 General Purpose Register (Index 20h)28 | Table 7. Mixer Functional Connections 23     |  |  |  |  |  |
| 4.4.8 3D Control Register (Index 22h) 29     | Table 8. Programming Registers 24            |  |  |  |  |  |
| 4.4.9 Powerdown Control/Status Register      | Table 9. Play Master Volume Register 25      |  |  |  |  |  |
| (Index 26h) 30                               | Table 10. PC_BEEP Register 26                |  |  |  |  |  |
| 4.4.10 Revision Code Register (Index 6Ah)30  | Table 11. Analog Mixer Input Gain Register26 |  |  |  |  |  |
| 4.4.11 Analog Special Register (Index 6Eh)30 | Table 12. Record Select Control Registers 27 |  |  |  |  |  |
| 4.4.12 Vendor ID1 and ID2 (Index 7Ch and     | Table 13. Record Gain Registers 28           |  |  |  |  |  |
| 7Eh) 31                                      |                                              |  |  |  |  |  |
| 5. LOW POWER MODES32                         | Table 14. General Purpose Register 29        |  |  |  |  |  |
|                                              | Table 15. 3D Control Registers 29            |  |  |  |  |  |
| 3                                            | 08/06/99                                     |  |  |  |  |  |

# **Table of Contents – Figures**

46

4

SigmaTel, Inc.

Table 18. Cold Reset

Table 19. Warm Reset

Table 20. Clocks

Table 17. Low Power Modes

Table 21. Data Setup and Hold

Table 24. ATE Test Mode

Table 25. Operating Conditions Table 26. Power Consumption

| Figure 1. Package Outline               | 5   |
|-----------------------------------------|-----|
| Figure 2. STAC9700 Block Diagram        | 6   |
| Figure 3. Connection Diagram            | 7   |
| Figure 4. AC-Link to its companion      |     |
| controller                              | 11  |
| Figure 5. AC'97 Standard Bi-directional |     |
| Audio Frame                             | 14  |
| Figure 6.                               | 14  |
| Figure 7. Start of an Audio Output Fram | ıe  |
| •                                       | 15  |
| Figure 8. STAC9700 Audio Input Frame    | 18  |
| Figure 9. Start of an Audio Input Frame | 18  |
| Figure 10. STAC9700 Powerdown Timing    | g20 |
| Figure 11. STAC9700 Mixer Functional    |     |
| Diagram                                 | 22  |
| Figure 12. Example of STAC9700          |     |
| Powerdown/Powerup flow                  | 33  |
| Figure 13. STAC9700 Powerdown/Power     | up  |
| flow with analog still alive            | 33  |
| Figure 14. Cold Reset                   | 35  |
|                                         |     |

08/06/99

Figure 1. Package Outline



**Table 1. Package Dimensions** 

| Key            | 48-Pin TQFP<br>DimensionS |
|----------------|---------------------------|
| D              | 9.00 mm                   |
| D1             | 7.00 mm                   |
| Е              | 9.00 mm                   |
| E1             | 7.00 mm                   |
| a (lead width) | 0.20 mm                   |
| e (pitch)      | 0.50 mm                   |
| thickness      | 1.6 mm                    |

**Table 2. Pin Designation** 

| PIN<br># | Signal Name |
|----------|-------------|----------|-------------|----------|-------------|----------|-------------|
| 1        | DVdd1       | 13       | PHONE       | 25       | AVdd1       | 37       | MONO OUT    |
| 2        | XTL_IN      | 14       | AUX_L       | 26       | AVss1       | 38       | AVdd2       |
| 3        | XTL_OUT     | 15       | AUX_R       | 27       | Vref        | 39       | NC          |
| 4        | DVss1       | 16       | NC          | 28       | Vrefout     | 40       | NC          |
| 5        | SDATA_OUT   | 17       | NC          | 29       | AFILT1      | 41       | NC          |
| 6        | BIT_CLK     | 18       | CD_L        | 30       | AFILT2      | 42       | AVss2       |
| 7        | DVss2       | 19       | CD_GND      | 31       | NC          | 43       | NC          |
| 8        | SDATA_IN    | 20       | CD_R        | 32       | CAP2        | 44       | NC          |
| 9        | DVdd2       | 21       | MIC1        | 33       | NC          | 45       | NC          |
| 10       | SYNC        | 22       | NC          | 34       | NC          | 46       | NC          |
| 11       | RESET#      | 23       | LINE_IN_L   | 35       | LINE_OUT_L  | 47       | NC          |
| 12       | PC_BEEP     | 24       | LINE_IN_R   | 36       | LINE_OUT_R  | 48       | NC          |

# denotes active low

CD\_ROM input was not listed on previous versions of the data sheet. This pin is active on the STAC9700.

SigmaTel, Inc.



Figure 2. STAC9700 Block Diagram

The STAC9700 block diagram is illustrated above. It provides a fixed 48 kHz sample rate D-A & A-D conversion, mixing, and analog processing. The digital interface communicates with the AC'97 controller via the five-wire AC-Link and contains the 64-word by 16-bit registers. The two DACs convert the digital stereo PCMout content to audio. The MIXER block combines the PCM\_OUT with any analog sources, to drive the LINE OUT outputs. The MONO OUT delivers either mic only, or a mono mix of sources from the MIXER. The two fixed 48 kHz sample rate ADC's provide record capability for any mix of mono or stereo sources, and deliver a digital stereo PCM-in signal back to the AC-Link. All ADC's and DAC's operate at 18-bit resolution.

The STAC9700 is designed primarily to support stereo, 2-speaker audio. However, true AC-3 playback can be achieved for 6-speaker applications by taking employing the STAC9700 as the primary codec in a multi-codec system. Using the STAC9700 as the primary, with a STAC9721/23/44/45 or the 4-channel STAC9708 as the secondary codec, allows 6-channel output to be achieved in an AC'97 architecture. Also, the STAC9700 provides for a stereo enhancement feature, SigmaTel Surround 3D or SS3D. SS3D provides the listener with several options for improved speaker separation beyond the normal 2-speaker arrangement.

Together, with the logic component (controller or advanced core logic chip-set) of AC'97, the STAC9700 is SoundBlaster® and Windows Sound System® compatible. SoundBlaster® is a registered trademark of Creative Labs. Windows<sup>®</sup> is a registered trademark of Microsoft Corporation.

> 6 08/06/99

**Figure 3. Connection Diagram** 

See Appendix A for an alternative connection diagram when using separate supplies. See Appendix B for specific connection requirements prior to operation.



08/06/99

# 1. PIN/SIGNAL DESCRIPTIONS

# 1.1 Digital I/O

These signals connect the **STAC9700** to its AC'97 controller counterpart, an external crystal, multicodec selection and external audio amplifier.

Table 3. Digital Signal List

| Signal Name | Type | Description                                            |  |
|-------------|------|--------------------------------------------------------|--|
| RESET #     | I    | AC'97 Master H/W Reset                                 |  |
| XTL_IN      | I    | 24.576 MHz Crystal or external clock source            |  |
| XTL_OUT     | О    | 24.576 MHz Crystal                                     |  |
| SYNC        | I    | 48 kHz fixed rate sample sync                          |  |
| BIT_CLK     | О    | 12.288 MHz serial data clock                           |  |
| SDATA_OUT   | I    | Serial, time division multiplexed, AC'97 input stream  |  |
| SDATA_IN    | 0    | Serial, time division multiplexed, AC'97 output stream |  |

# denotes active low

# 1.2 Analog I/O

These signals connect the STAC9700 to analog sources and sinks, including microphones and speakers.

Table 4. Analog Signal List

| Signal Name | Type | Description                                                      |  |
|-------------|------|------------------------------------------------------------------|--|
| PC_BEEP     | I    | PC Speaker beep pass-through                                     |  |
| PHONE       | I    | From telephony subsystem speakerphone (or DLP - Down Line Phone) |  |
| MIC1        | I    | Desktop Microphone Input                                         |  |
| LINE_IN_L   | I    | Line In Left Channel                                             |  |
| LINE_IN_R   | I    | Line In Right Channel                                            |  |
| CD_L        | I    | CD Audio Left Channel                                            |  |
| CD_GND**    | I    | CD Audio Analog Ground                                           |  |
| CD_R        | I    | CD Audio Right Channel                                           |  |
| AUX_L       | I    | Aux Left Channel                                                 |  |
| AUX_R       | I    | Aux Right Channel                                                |  |
| LINE_OUT_L  | О    | Line Out Left Channel                                            |  |
| LINE_OUT_R  | О    | Line Out Right Channel                                           |  |
| MONO_OUT    | 0    | To telephony subsystem speakerphone (or DLP – Down Line Phone)   |  |

<sup>\*</sup> Note: any unused input pins should be tied together and connected to ground with a capacitor (0.1 uF suggested), except the MIC1 input which requires it's own 0.1 uF capacitor to ground if not used.

<sup>\*\*</sup>CD\_ROM input was not listed on previous versions of the data sheet. This pin is active on the STAC9700.

# 1.3 Filter/References/GPIO

These signals are connected to resistors, capacitors, specific voltages, or provide general purpose I/O.

**Table 5. Filtering and Voltage References** 

| Signal Name | Type | Description                                             |
|-------------|------|---------------------------------------------------------|
| Vref        | 0    | Reference Voltage                                       |
| Vrefout     | 0    | Reference Voltage out 5mA drive (intended for mic bias) |
| AFILT1      | 0    | Anti-Aliasing Filter Cap - ADC channel                  |
| AFILT2      | О    | Anti-Aliasing Filter Cap - ADC channel                  |
| CAP2        | О    | ADC reference Cap                                       |

# 1.4 Power and Ground Signals

Table 6. Power Signal List STAC9700

| Signal Name | Туре | STAC9700                   | STAC9700            |
|-------------|------|----------------------------|---------------------|
| AVdd1       | I    | Analog Vdd = 5.0V          | Analog Vdd = 3.3V   |
| AVdd2       | I    | Analog Vdd = 5.0V          | Analog $Vdd = 3.3V$ |
| AVss1       | I    | Analog Gnd                 | Analog Gnd          |
| AVss2       | I    | Analog Gnd                 | Analog Gnd          |
| DVdd1       | I    | Digital Vdd = 5.0V or 3.3V | Digital Vdd = 3.3V  |
| DVdd2       | I    | Digital Vdd = 5.0V or 3.3V | Digital Vdd = 3.3V  |
| DVss1       | I    | Digital Gnd                | Digital Gnd         |
| DVss2       | I    | Digital Gnd                | Digital Gnd         |

## 2. AC-LINK

Below is the figure of the AC-Link point to point serial interconnect between the **STAC9700** and its companion controller. All digital audio streams and command/status information are communicated over this AC-Link. Please refer to the "Digital Interface" section 3 for details.

Figure 4. AC-Link to its companion controller



# 2.1 Clocking

**STAC9700** derives its clock internally from an externally connected 24.576 MHz crystal or an oscillator through the XTAL\_IN pin. Synchronization with the AC'97 controller is achieved through the BIT\_CLK pin at 12.288 MHz (half of crystal frequency).

The beginning of all audio sample packets, or "Audio Frames", transferred over AC-Link is synchronized to the rising edge of the "SYNC" signal driven by the AC'97 controller. Data is transitioned on AC-Link on every rising edge of BIT\_CLK, and subsequently sampled by the receiving side on each immediately following falling edge of BIT\_CLK.

# **2.2 Reset**

There are 3 types of resets as detailed under "Timing Characteristics".

- 1. a "cold" reset where all STAC9700 logic and registers are initialized to their default state
- 2. a "warm" reset where the contents of the **STAC9700** register set are left unaltered
- 3. a "register" reset which only initializes the STAC9700 registers to their default states

After signaling a reset to the **STAC9700**, the AC'97 controller should not attempt to play or capture audio data until it has sampled a "Codec Ready" indication via register 26h from the **STAC9700**.

For proper reset operation SDATA\_OUT should be "0" during "cold" reset. See "Testability" section for more information.

### 3. DIGITAL INTERFACE

## 3.1 AC-Link Digital Serial Interface Protocol

The **STAC9700** communicates to the AC'97 controller via a 5-pin digital serial AC-Link interface, which is a bi-directional, fixed rate, serial PCM digital stream. All digital audio streams, commands and status information are communicated over this point-to-point serial interconnect. The AC-Link handles multiple inputs, and output audio streams, as well as control register accesses using a time division multiplexed (TDM) scheme. The AC'97 controller synchronizes all AC-Link data transaction. The following data streams are available on the **STAC9700:** 

| • | PCM Playback    | 2 output slots | 2 Channel composite PCM output stream |
|---|-----------------|----------------|---------------------------------------|
| • | PCM Record data | 2 input slots  | 2 Channel composite PCM input stream  |
| • | Control         | 2 output slots | Control register write port           |
| • | Status          | 2 input slots  | Control register read port            |

Synchronization of all AC-Link data transactions is handled by the AC'97 controller. The **STAC9700** drives the serial bit clock onto AC-Link. The AC'97 controller then qualifies with a synchronization signal to construct audio frames.

SYNC, fixed at 48 kHz, is derived by dividing down the serial bit clock (BIT\_CLK). BIT\_CLK, fixed at 12.288 MHz, provides the necessary clocking granularity to support 12, 20-bit outgoing and incoming time slots. AC-Link serial data is transitioned on each rising edge of BIT\_CLK. The receiver of AC-Link data, STAC9700 for outgoing data and AC'97 controller for incoming data, samples each serial bit on the falling edges of BIT\_CLK.

The AC-Link protocol provides for a special 16-bit (13-bits defined, with 3 reserved trailing bit positions) time slot (Slot 0) wherein each bit conveys a valid tag for its corresponding time slot within the current audio frame. A "1" in a given bit position of slot 0 indicates that the corresponding time slot within the current audio frame has been assigned to a data stream, and contains valid data. If a slot is "tagged" invalid, it is the responsibility of the source of the data (STAC9700 for the input stream, AC'97 controller for the output stream) to stuff all bit positions with 0's during that slot's active time.

SYNC remains high for a total duration of 16 BIT\_CLKs at the beginning of each audio frame. The portion of the audio frame where SYNC is high is defined as the "Tag Phase". The remainder of the audio frame where SYNC is low is defined as the "Data Phase".

Additionally, for power savings, all clock, sync, and data signals can be halted.



Figure 5. AC'97 Standard Bi-directional Audio Frame

# 3.2 AC-Link Audio Output Frame (SDATA\_OUT)

The audio output frame data streams correspond to the multiplexed bundles of all digital output data targeting the **STAC9700** DAC inputs, and control registers. Each audio output frame supports up to 12 20-bit outgoing data time slots. Slot 0 is a special reserved time slot containing 16 bits that are used for AC-Link protocol infrastructure.

Within slot 0, the first bit is a global bit (SDATA\_OUT slot 0, bit 15) which flags the validity for the entire audio frame. If the "Valid Frame" bit is a 1, this indicates that the current audio frame contains at least one slot time of valid data. The next 12 bit positions sampled by the **STAC9700** indicate which of the corresponding 12 times slots contain valid data. In this way data streams of differing sample rates can be transmitted across AC-Link at its fixed 48kHz audio frame rate. The following diagram illustrates the time slot based AC-Link protocol.



SigmaTel, Inc.

A new audio output frame begins with a low to high transition of SYNC. SYNC is synchronous to the rising edge of BIT\_CLK. On the immediately following falling edge of BIT\_CLK, the STAC9700 samples the assertion of SYNC. This following edge marks the time when both sides of AC-Link are aware of the start of a new audio frame. On the next rising edge of BIT\_CLK, the AC'97 controller transitions SDATA\_OUT into the first bit position of slot 0 (Valid Frame bit). Each new bit position is presented to AC-Link on a rising edge of BIT\_CLK, and subsequently sampled by the STAC9700 on the following falling edge of BIT\_CLK. This sequence ensures that data transitions, and subsequent sample points for both incoming and outgoing data streams are time aligned.

Figure 7. Start of an Audio Output Frame



SDATA\_OUT's composite stream is MSB justified (MSB first) with all non-valid slots' bit positions AC'97 controller. When mono audio sample streams are sent from the AC'97 controller it is necessary that BOTH left and right sample stream time slots be filled with the same data.

#### 3.2.1.1 Slot 1: Command Address Port

The command port is used to control features, and monitor status (see Audio Input Frame Slots 1 and 2) of the **STAC9700** functions including, but not limited to, mixer settings, and power management (refer to the control register section of this specification).

The control interface architecture supports up to 64 16-bit read/write registers, addressable on even byte boundaries. Only the even registers (00h, 02h, etc.) are valid.

Audio output frame slot 1 communicates control register address, and write/read command information to the STAC9700.

Command Address Port bit assignments:

Bit (19) Read/Write command (1= read, 0=write)

Bit (18:12) Control Register Index (64 16-bit locations, addressed on even byte boundaries)

Bit (11:0) Reserved (Stuffed with 0's)

The first bit (MSB) sampled by **STAC9700** indicates whether the current control transaction is a read or a write operation. The following 7 bit positions communicate the targeted control register address. The trailing 12 bit positions within the slot are reserved and must be stuffed with 0's by the AC'97 controller.

### 3.2.1.2 Slot 2: Command Data Port

The command data port is used to deliver 16-bit control register write data in the event that the current command port operation is a write cycle. (as indicated by Slot 1, bit 19)

Bit (19:4) Control Register Write Data (Stuffed with 0's if current operation is a read)
Bit (3:0) Reserved (Stuffed with 0's)

If the current command port operation is a read then the entire slot time must be stuffed with 0's by the AC'97 controller.

### 3.2.1.3 Slot 3: PCM Playback Left Channel

Audio output frame slot 3 is the composite digital audio left playback stream. In a typical "Games Compatible" PC this slot is composed of standard PCM (.wav) output samples digitally mixed (by the AC'97 controller or host processor) with music synthesis output samples. If a sample stream of resolution less than 20-bits is transferred, the AC'97 controller must stuff all trailing non-valid bit positions within this time slot with 0's.

### 3.2.1.4 Slot 4: PCM Playback Right Channel

Audio output frame slot 4 is the composite digital audio right playback stream. In a typical "Games Compatible" PC this slot is composed of standard PCM (.wav) output samples digitally mixed (by the AC'97 controller or host processor) with music synthesis output samples. If a sample stream of resolution less than 20-bits is transferred, the AC'97 controller must stuff all trailing non-valid bit positions within this time slot with 0's.

### **3.2.1.5** Slot 5: Reserved

Audio output frame slot 5 is reserved for modem operation and is not used by the STAC9700.

#### 3.2.1.6 Slot 6: PCM Center Channel

Audio output frame slot 6 is not used by the **STAC9700**.

#### 3.2.1.7 Slot 7: PCM Left Surround Channel

Audio output frame slot 7 is not used by the STAC9700.

# SigmaTel, Inc.

### 3.2.1.8 Slot 8: PCM Right Surround Channel

Audio output frame slot 8 is not used by the STAC9700.

### 3.2.1.9 Slot 9: PCM Low Frequency Channel

Audio output frame slot 9 is not used by the STAC9700.

#### 3.2.1.10 Slot 10: PCM Alternate Left

Audio output frame slot 10 is not used by the STAC9700.

### 3.2.1.11 Slot 11: PCM Alternate Right

Audio output frame slot 11 is not used by the STAC9700.

#### 3.1.1.12 Slot 12: Reserved

Audio output frame slot 12 is reserved for modem operations and is not used by the STAC9700.

## 3.2.2 AC-Link Audio Input Frame (SDATA\_IN)

The audio input frame data streams correspond to the multiplexed bundles of all digital input data targeting the AC'97 controller. As is the case for audio output frame, each AC-Link audio input frame consists of 12, 20-bit time slots. Slot 0 is a special reserved time slot containing 16 bits that are used for AC-Link protocol infrastructure.

Within slot 0 the first bit is a global bit (SDATA\_IN slot 0, bit 15) which flags whether the **STAC9700** is in the "Codec Ready" state or not. If the "Codec Ready" bit is a 0, this indicates that **STAC9700** is not ready for normal operation. This condition is normal following the de-assertion of power on reset, for example, while **STAC9700**'s voltage references settle. When the AC-Link "Codec Ready" indicator bit is a 1, it indicates that the AC-Link and **STAC9700** control/status registers are in a fully operational state. The AC'97 controller must further probe the Powerdown Control Status Register index 26h (refer to Mixer Register section) to determine exactly which subsections, if any, are ready.

Prior to any attempts at putting **STAC9700** into operation the AC'97 controller should poll the first bit in the audio input frame (SDATA\_IN slot 0, bit 15) for an indication that **STAC9700** has become "Codec Ready". Once the **STAC9700** is sampled "Codec Ready", the next 12 bit positions sampled by the AC'97 controller indicate which of the corresponding 12 time slots are assigned to input data streams, and that they contain valid data. The following diagram illustrates the time slot based AC-Link protocol.

Figure 8. STAC9700 Audio Input Frame



A new audio input frame begins with a low to high transition of SYNC. SYNC is synchronous to the rising edge of BIT\_CLK. On the immediately following falling edge of BIT\_CLK, STAC9700 samples the assertion of SYNC. This falling edge marks the time when both sides of AC-Link are aware of the start of a new audio frame. On the next rising of BIT\_CLK, the STAC9700 transitions SDATA\_IN into the first bit position of slot 0 ("Codec Ready" bit). Each new bit position is presented to AC-Link on a rising edge of BIT\_CLK and subsequently sampled by the AC'97 controller on the following falling edge of BIT\_CLK. This sequence ensures that data transitions, and subsequent sample points for both incoming and outgoing data streams are time aligned.

Figure 9. Start of an Audio Input Frame



SDATA\_IN's composite stream is MSB justified (MSB first) with all non-valid bit positions (for assigned and/or unassigned time slots) stuffed with 0's by **STAC9700**. SDATA\_IN data is sampled on the falling edges of BIT\_CLK.

### 3.2.2.1 Slot 1: Status Address Port

The status port is used to monitor status for STAC9700 functions including, but not limited to, mixer settings, and power management.

Audio input frame slot 1's stream echoes the control register index, for historical reference, for the data to be returned in slot 2. (Assuming that slots 1 and 2 had been tagged "valid" by **STAC9700** during slot 0)

Status Address Port hit assignments:

| Bit (19)    | RESERVED         |       | (Stuffed wit | h 0 | )        |       |     |       |      |    |       |
|-------------|------------------|-------|--------------|-----|----------|-------|-----|-------|------|----|-------|
| Bit (18;12) | Control Register | Index | (Echo        | of  | register | index | for | which | data | is | being |
| returned)   |                  |       |              |     |          |       |     |       |      |    |       |
| Bit (11:0)  | RESERVED         |       | (Stuffed wit | h 0 | 's)      |       |     |       |      |    |       |

The first bit (MSB) generated by **STAC9700** is always stuffed with a 0. The following 7 bit positions communicate the associated control register address, and the trailing 12 bit positions are stuffed with 0's by **STAC9700**.

### 3.2.2.2 Slot 2: Status Data Port

The status data port delivers 16-bit control register read data.

| Bit (19:4) | Control Register Read Data | (Stuffed with 0's if tagged "invalid") |
|------------|----------------------------|----------------------------------------|
| Bit (3:0)  | RESERVED                   | (Stuffed with 0's)                     |

If Slot 2 is tagged "invalid" by **STAC9700**, then the entire slot will be stuffed with 0's.

### 3.2.2.3 Slot 3: PCM Record Left Channel

Audio input frame slot 3 is the left channel output of **STAC9700** input MUX, post-ADC. **STAC9700** ADCs are implemented to support 18-bit resolution.

STAC9700 outputs its ADC data (MSB first), and stuffs any trailing non-valid bit positions with 0's to fill out its 20-bit time slot.

### 3.2.2.4 Slot 4: PCM Record Right Channel

Audio input frame slot 4 is the right channel output of **STAC9700** input MUX, post-ADC. **STAC9700** outputs its ADC data (MSB first), and stuffs any trailing non-valid bit positions with 0's to fill out its 20-bit time slot.

### 3.2.2.5 Slots 5-12: Reserved

Audio input frame slots 5-12 are not used by the STAC9700 and are always stuffed with 0's.

### 3.3 AC-Link Low Power Mode

The **STAC9700** AC-Link can be placed in the low power mode by programming register 26h to the appropriate value. Both BIT\_CLK and SDATA\_IN will be brought to, and held at a logic low voltage level. The AC'97 controller can wake up the **STAC9700** by providing the appropriate reset signals.

Figure 10. STAC9700 Powerdown Timing



Note: BIT CLK not to scale

BIT\_CLK and SDATA\_IN are transitioned low immediately (within the maximum specified time) following the decode of the write to the Powerdown Register (26h) with PR4. When the AC'97 controller driver is at the point where it is ready to program the AC-Link into its low power mode, slots (1 and 2) are assumed to be the only valid stream in the audio output frame (all sources of audio input have been neutralized).

The AC'97 controller should also drive SYNC and SDATA\_OUT low after programming the STAC'9700 to this low power mode.

# 3.3.1 Waking up the AC-Link

Once the STAC9700 has halted BIT\_CLK, there are only two ways to "wake up" the AC-Link. Both methods must be activated by the AC'97 controller. The AC-Link protocol provides for a "Cold AC'97 Reset", and a "Warm AC'97 Reset". The current power down state would ultimately dictate which form of reset is appropriate. Unless a "cold" or "register" reset (a write to the Reset register) is performed, wherein the AC'97 registers are initialized to their default values, registers are required to keep state during all power down modes. Once powered down, re-activation of the AC-Link via re-

assertion of the SYNC signal must not occur for a minimum of 4 audio frame times following the frame in which the power down was triggered. When AC-Link powers up it indicates readiness via the Codec Ready bit (input slot 0, bit 15).

**Cold Reset** - a cold reset is achieved by asserting RESET# for the minimum specified time. By driving RESET# low, BIT\_CLK, and SDATA\_IN will be activated, or re-activated as the case may be, and all **STAC9700** control registers will be initialized to their default power on reset values.

Note: RESET# is an asynchronous input. # denotes active low

**Warm Reset** - a warm reset will re-activate the AC-Link without altering the current **STAC9700** register values. A warm reset is signaled by driving SYNC high for a minimum of 1us in the absence of BIT\_CLK.

Note: Within normal audio frames, SYNC is a synchronous input. However, in the absence of BIT\_CLK, SYNC is treated as an asynchronous input used in the generation of a warm reset to the STAC9700.

## **4. STAC9700 MIXER**

The **STAC9700** mixer is designed to the AC'97 specification to manage the playback and record of all digital and analog audio sources in the PC environment. These include:

- System Audio: digital PCM input and output for business, games and multimedia
- CD/DVD: analog CD/DVD-ROM Redbook audio with internal connections to Codec mixer
- Mono microphone: with programmable boost and gain
- Speakerphone: use of system mic and speakers for telephone, DSVD, and video conferencing
- AUX/synth: analog FM or wavetable synthesizer, or other internal source

Figure 11. STAC9700 Mixer Functional Diagram



| Source   | Function                                                     | Connection               |  |  |
|----------|--------------------------------------------------------------|--------------------------|--|--|
| PC_Beep  | PC beep pass thru                                            | from PC beeper output    |  |  |
| PHONE    | speakerphone or DLP in                                       | from telephony subsystem |  |  |
| MIC1     | desktop microphone                                           | from mic jack            |  |  |
| LINE_IN  | external audio source                                        | from line-in jack        |  |  |
| CD       | audio from CD-ROM cable from CD-ROM                          |                          |  |  |
| AUX      | AUX upgrade synth or other external source internal connecto |                          |  |  |
| PCM out  | digital audio output from AC'97 Controller                   | AC-Link                  |  |  |
| LINE_OUT | stereo mix of all sources                                    | To output jack           |  |  |
| MONO_OUT | mic or mix for speakerphone or DLP out                       | to telephony subsystem   |  |  |
| PCM in   | digital audio input to AC'97 Controller                      | AC-Link                  |  |  |

**Table 7. Mixer Functional Connections** 

## 4.1 Mixer Input

The mixer provides recording and playback of any audio sources or output mix of all sources. The **STAC9700** supports the following input sources:

- any mono or stereo source
- mono or stereo mix of all sources
- 2-channel input w/mono output reference (mic + stereo mix)

# **4.2 Mixer Output**

The mixer generates two distinct outputs:

- a stereo mix of all sources for output to the LINE\_OUT
- a mono, mic only or mix of all sources for MONO\_OUT

# 4.3 PC Beep Implementation

PC Beep is active on power up and defaults to an unmuted state. The user should mute this input before using any other mixer input because the PC Beep input can contribute noise to the LINE\_OUT during normal operation.

<sup>\*</sup> Note: any unused input pins should be tied together and connected to ground with a capacitor (0.1 uF suggested), except the MIC1 input which requires it's own 0.1 uF capacitor to ground if not used.

# **4.4 Programming Registers:**

**Table 8. Programming Registers** 

| REG# | NAME                | D15  | D14 | D13 | D12 | D11 | D10 | D9  | D8  | D7   | D6   | D5  | D4  | D3  | D2  | D1          | D0          | DE-            |
|------|---------------------|------|-----|-----|-----|-----|-----|-----|-----|------|------|-----|-----|-----|-----|-------------|-------------|----------------|
| 00h  | Reset               | X    | SE4 | SE3 | SE2 | SE1 | SE0 | ID9 | ID8 | ID7  | ID6  | ID5 | ID4 | ID3 | ID2 | ID1         | ID0         | FAULT<br>6940h |
| 02h  | Master Volume       | Mute | X   | X   | ML4 | ML3 | ML2 | ML1 | ML0 | X    | X    | X   | MR4 | MR3 | MR2 | MR1         | MR0         | 8000h          |
| 06h  | Master Volume Mono  | Mute | X   | X   | X   | X   | X   | X   | X   | X    | X    | X   | MM4 | MM3 | MM2 | MM1         | MM0         | 8000h          |
| 0Ah  | PC_BEEP Volume      | Mute | X   | X   | X   | X   | X   | X   | X   | X    | X    | X   | PV3 | PV2 | PV1 | PV0         | X           | 0000h          |
| 0Ch  | Phone volume        | Mute | X   | X   | X   | X   | X   | X   | X   | X    | X    | X   | GN4 | GN3 | GN2 | GN1         | GN0         | 8008h          |
| 0Eh  | Mic Volume          | Mute | X   | X   | X   | X   | X   | X   | X   | X    | 20dB | X   | GN4 | GN3 | GN2 | GN1         | GN0         | 8008h          |
| 10h  | Line In Volume      | Mute | X   | X   | GL4 | GL3 | GL2 | GL1 | GL0 | X    | X    | X   | GR4 | GR3 | GR2 | GR1         | GR0         | 8808h          |
| 12h  | CD Volume           | Mute | X   | X   | GL4 | GL3 | GL2 | GL1 | GL0 | X    | X    | X   | GR4 | GR3 | GR2 | GR1         | GR0         | 8808h          |
| 16h  | AUX Volume          | Mute | X   | X   | GL4 | GL3 | GL2 | GL1 | GL0 | X    | X    | X   | GR4 | GR3 | GR2 | GR1         | GR0         | 8808h          |
| 18h  | PCM Out Volume      | Mute | X   | X   | GL4 | GL3 | GL2 | GL1 | GL0 | X    | X    | X   | GR4 | GR3 | GR2 | GR1         | GR0         | 8808h          |
| 1Ah  | Record Select       | X    | X   | X   | X   | X   | SL2 | SL1 | SL0 | X    | X    | X   | X   | X   | SR2 | SR1         | SR0         | 0000h          |
| 1Ch  | Record Gain         | Mute | X   | X   | X   | GL3 | GL2 | GL1 | GL0 | X    | X    | X   | X   | GR3 | GR2 | GR1         | GR0         | 8000h          |
| 20h  | General Purpose     | POP  | X   | 3D  | X   | X   | X   | MIX | X   | LPBK | X    | X   | X   | X   | X   | X           | X           | 0000h          |
| 22h  | 3D Control          | X    | X   | X   | X   | X   | X   | X   | X   | X    | X    | X   | X   | DP3 | DP2 | X           | X           | 0000h          |
| 26h  | Powerdown Ctrl/Stat | X    | PR6 | PR5 | PR4 | PR3 | PR2 | PR1 | PR0 | X    | X    | X   | X   | REF | ANL | DAC         | ADC         | 000Fh          |
| 6Ah  | Revision Code       | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0    | 0    | 0   | 0   | 0   | 0   | 0           | 0           | 0000h          |
| 6Eh  | Analog Special      | X    | X   | X   | X   | X   | X   | X   | X   | X    | X    | X   | X   | X   | X   | DAC<br>-6dB | ADC<br>-6dB | 0000h          |
| 7Ch  | Vendor ID1          | 1    | 0   | 0   | 0   | 0   | 0   | 1   | 1   | 1    | 0    | 0   | 0   | 0   | 1   | 0           | 0           | 8384h          |
| 7Eh  | Vendor ID2          | 0    | 1   | 1   | 1   | 0   | 1   | 1   | 0   | 0    | 0    | 0   | 0   | 0   | 0   | 0           | 0           | 7600h          |

### Notes:

- 1. All registers not shown and bits containing an X are reserved.
- 2. Any reserved bits, marked X, are not writable, and read back as zeros.
- **3.** PC\_BEEP default to 0000h, un-muted.
- 4. If optional bits D13 and D5 of register 02h, or D5 of register 06h are set to 1, then the corresponding attenuation is set to 46dB and the register reads will produce 1Fh as a value for this attenuation/gain block.

## 4.4.1 Reset Register (Index 00h)

Writing any value to this register performs a register reset, which causes all registers to revert to their default values. Reading this register, returns the AC'97 ID code of the part.

## 4.4.2 Play Master Volume Registers (Index 02h and 06h)

These registers manage the output signal volumes. Register 02h controls the stereo master volume (both right and left channels) and register 06h controls the mono volume output. Each step corresponds to 1.5 dB. The MSB of the register is the mute bit. When this bit is set to 1 the level for that channel is set at -∞ dB. ML5 through ML0 is for left channel level, MR5 through MR0 is for the right channel and MM5 through MM0 is for the mono out channel. If optional bits D13 and D5 of register 02h, or D5 of register 06h are set to 1, then the corresponding attenuation is set to 46dB and the register reads will produce 1Fh as a value for this attenuation/gain block.

The default value is 8000h for registers 02h and 06h which corresponds to 0 dB attenuation with mute on.

| Mute | Mx5Mx0  | Function         | Range |
|------|---------|------------------|-------|
| 0    | 00 0000 | 0dB Attenuation  | Req.  |
| 0    | 01 1111 | 46.5 Attenuation | Req.  |
| 1    | xx xxxx | ∞ dB Attenuation | Req.  |

Table 9. Play Master Volume Register

# 4.4.3 PC Beep Register (Index 0Ah)

This register controls the level for the PC Beep input. Each step corresponds to approximately 3 dB of attenuation. The MSB of the register is the mute bit. When this bit is set to 1 the level for that channel is set at -∞ dB. PC\_BEEP supports motherboard implementations. The intention of routing PC\_BEEP through the **STAC9700** mixer is to eliminate the requirement for an onboard speaker by guaranteeing a connection to speakers connected via the output jack. In order for this to be viable the PC\_BEEP signal needs to reach the output jack at all times. PC\_BEEP should be routed to L & R Line outputs even when the **STAC9700** is in a RESET state. Power On Self Test (POST) codes can be heard by the user when PC\_BEEP is un-muted in case of a hardware problem with the PC. For further PC\_BEEP implementation details please refer to the AC'97 Technical FAQ sheet. The default value is 0000h, which corresponds to 0 dB attenuation with mute off.

SigmaTel, Inc.

PV3...PV0 **Function** Mute 0 0000 0 dB Attenuation 45 dB Attenuation 0 1111 XXXX∞ dB Attenuation

Table 10. PC\_BEEP Register

## 4.4.4 Analog Mixer Input Gain Registers (Index 0Ch - 18h)

The analog mixer input registers control the gain/attenuation for each of the analog inputs. Each step corresponds to approximately 1.5 dB. The MSB of the register is the mute bit. When the MSB is set to 1 the level for that channel is set at -∞ dB. Register 0Eh (Mic Volume Register) has an extra bit which enables a 20dB gain boost. When bit 6 is set to 1, the 20 dB boost is on. The MIC Volume default value is 8008, which corresponds to 0 dB gain with mute on. The default value for the MONO and PHONE registers is 8008h, corresponding to 0dB gain with mute on. The default value for stereo registers is 8808h, corresponding to 0 dB gain with mute on.

**Table 11. Analog Mixer Input Gain Register** 

| Mute | Gx4Gx0 | Function      |
|------|--------|---------------|
| 0    | 00000  | +12 dB gain   |
| 0    | 01000  | 0 dB gain     |
| 0    | 11111  | -34.5 dB gain |
| 1    | xxxxx  | -∞ dB gain    |

#### **Record Select Control Register (Index 1Ah)** 4.4.5

Used to select the record source independently for right and left. The default value is 0000h, which corresponds to MIC in. The VIDEO IN input has been removed from the STAC9700 and selecting option #2 will result in no record source.

> 26 08/06/99

**Table 12. Record Select Control Registers** 

| SR2SR0 | Right Record Source |
|--------|---------------------|
| 0      | MIC                 |
| 1      | CD IN (right)       |
| 2      | No record source    |
| 3      | AUX IN (right)      |
| 4      | LINE_IN (right)     |
| 5      | Stereo Mix (right)  |
| 6      | Mono Mix            |
| 7      | PHONE               |

| SL2SL0 | Left Record Source |
|--------|--------------------|
| 0      | MIC                |
| 1      | CD IN (left)       |
| 2      | No record source   |
| 3      | AUX IN (left)      |
| 4      | LINE_IN (left)     |
| 5      | Stereo Mix (left)  |
| 6      | Mono Mix           |
| 7      | PHONE              |

# 4.4.6 Record Gain Registers (Index 1Ch)

The 1Ch register adjusts the stereo input record gain. Each step corresponds to 1.5 dB. The 22.5 dB setting corresponds to 0F0Fh. The MSB of the register is the mute bit. When this bit is set to 1, the level for that channel(s) is set at  $-\infty$  dB.

The default value is 8000h, which corresponds to 0 dB gain with mute on.

 Mute
 Gx3... Gx0
 Function

 0
 1111
 +22.5 dB gain

 0
 0000
 0 dB gain

 1
 xxxx
 -∞ gain

**Table 13. Record Gain Registers** 

## 4.4.7 General Purpose Register (Index 20h)

This register is used to control some miscellaneous functions. Below is a summary of each bit and its function. The LPBK bit enables loop-back of the ADC output to the DAC input without involving the AC-Link, allowing for full system performance measurements. The 3D bit enables or disables the SS3D speaker separation 3D enhancement. The POP bit allows the PCM DAC signal to pass directly to the output without first going through the mixer. This features allows independent playback and recording which facilitates the handling of local and remote analog sources in multi-codec systems as is often the case in docking station applications. Note that the 3D can remain active when the mixer bypass mode is active. If the 3D is not desired during mixer bypass operations it should also be disabled.

Table 14. General Purpose Register

| Bit  | Function                                                                                    |
|------|---------------------------------------------------------------------------------------------|
| POP  | PCM Mixer bypass 0 = normal mode, 1<br>= PCM DAC output bypassed directly<br>to the outputs |
| 3D   | 3D Stereo Enhancement 0 = off, 1 = on                                                       |
| MIX  | Mono output select 0 = Mix, 1= MIC                                                          |
| LPBK | ADC/DAC loopback mode                                                                       |

# 4.4.8 3D Control Register (Index 22h)

This register is used to control the 3D stereo enhancement function, *SigmaTel Surround 3D (SS3D)*, built into the codec. *SS3D* provides for a wider soundstage and speaker separation for 2-speaker arrangements. Register bits, DP3-DP2 are used to control the separation ratios in the 3D control for LINE\_OUT. The 3D bit in the general purpose register (register 20h bit D13) must be set to 1 to enable SS3D functionality and for the bits in 22h to take effect.

**Table 15. 3D Control Registers** 

| DP3DP0 | LINE_OUT                    |
|--------|-----------------------------|
| 00XX   | SEPARATION RATIO<br>0 (Off) |
| 01XX   | 3 (Low)                     |
| 10XX   | 4.5 (Med.)                  |
| 11XX   | 6 (High)                    |

The three separation ratios are implemented as shown above. The separation ratio defines a series of equations that determine the amount of depth difference (High, Medium, and Low) perceived during two-channel playback. The ratios provide an indication of how much soundstage increase can be expected.

# 4.4.9 Powerdown Control/Status Register (Index 26h)

This read/write register is used to program powerdown states and monitor subsystem readiness. The lower half of this register is read only status, a "1" indicating that the subsection is "ready". Ready is defined as the subsection's ability to perform in its nominal state. When this register is written, bits D7:D0 will not be affected. Bit D15 controls the External Amplifier Power Down pin.

When the AC-Link "Codec Ready" indicator bit (SDATA\_IN slot 0, bit 15) is a 1, it indicates that the AC-Link and AC'97 control and status registers are in a fully operational state. The AC'97 controller must further probe this Powerdown Control/Status Register (D3:D0) to determine exactly which subsections, if any are ready.

| BIT | FUNCTION                           |  |  |  |  |
|-----|------------------------------------|--|--|--|--|
| REF | Indicates VREF is at nominal level |  |  |  |  |
| ANL | Analog mixers, etc. ready          |  |  |  |  |
| DAC | DAC section ready to playback data |  |  |  |  |
| ADC | ADC section ready to playback data |  |  |  |  |

Table 16. Powerdown Status Registers

# 4.4.10 Revision Code Register (Index 6Ah)

The device Revision register (index 6Ah) contains a software readable revision-specific code used to identify performance, architectural, or software differences between various device revisions. Bits 7:0 of the Revision register are user readable; bits 15:8 are not used at this time and will return zeros when read. The lower order bits of the Revision Register (bits 7:0) are initially set to 00h, and will change if there are any STAC9700 metal revisions. This value can be used by the audio driver, or mini-port driver in the case of WIN98® WDM, to adjust software functionality matching the feature-set of the STAC9700. This will allow the software driver to identify any required operational differences between the existing **STAC9700** and any future versions.

# 4.4.11 Analog Special Register (Index 6Eh)

The Analog Special Register has two read/write bits used to control two functions specific to the STAC9700. DAC -6dB is used to program the DAC outputs to a -6dB signal level relative to the value of gain already programmed. Similarly, ADC -6dB attenuates any signal input to the ADC by

> 30 08/06/99

6dB. This second function is very useful in applications with greater than 1Vrms input levels, as is the case with many CDROMs.

## 4.4.12 Vendor ID1 and ID2 (Index 7Ch and 7Eh)

These two registers contain four 8-bit ID codes. The first three codes have been assigned by Microsoft using their Plug and Play Vendor ID methodology. The fourth code is a *SigmaTel*, Inc. assigned code identifying the **STAC9700**. The ID1 register (index 7Ch) contains the value 8384h, which is the first (83h) and second (84h) characters of the Microsoft<sup>®</sup> ID code. The ID2 register (index 7Eh) contains the value 7600h, which is the third (76h) of the Microsoft<sup>®</sup> ID code, and 00h which is the **STAC9700** ID code.

## 5. Low Power Modes

The STAC9700 is capable of operating at reduced power when no activity is required. The state of power down is controlled by the Powerdown Register (26h). There are 7 separate power down commands. The power down options are listed in Table 19. The first three bits , PR0..PR2, can be used individually or in combination with each other, controlling power distribution to the ADC's, DAC's and Mixer. The last analog power control bit, PR3, affects analog bias and reference voltages, and can only be used in combination with PR1, PR2, and PR3. PR3 essentially removes power from all analog sections of the codec, and is generally only asserted when the codec will not be needed for long periods. PR0 and PR1 control the PCM ADC's and DAC's only. PR2 and PR3 do not need to be "set" before a PR4, but PR0 and PR1 must be "set" before PR4.

**Table 17. Low Power Modes** 

| PRx Bits | Function                                              |
|----------|-------------------------------------------------------|
| PR0      | PCM in ADC's & Input Mux Powerdown                    |
| PR1      | PCM out DACs Powerdown                                |
| PR2      | Analog Mixer powerdown (Vref still on)                |
| PR3      | Analog Mixer powerdown (Vref off)                     |
| PR4      | Digital Interface (AC-Link) powerdown (extnl clk off) |
| PR5      | Internal Clk disable                                  |
| PR6      | N/A                                                   |

Figure 12. Example of STAC9700 Powerdown/Powerup flow



The above figure illustrates one example procedure to do a complete powerdown of **STAC9700**. From normal operation, sequential writes to the Powerdown Register are performed to power down **STAC9700** a piece at a time. After everything has been shut off, a final write (of PR4) can be executed to shut down the AC-Link. The part will remain in sleep mode with all its registers holding their static values. To wake up, the AC'97 controller will send an extended pulse on the sync line, issuing a warm reset. This will restart the AC-Link (resetting PR4 to zero). The **STAC9700** can also be woken up with a cold reset. A cold reset will reset all of the registers to their default states. When a section is powered back on, the Powerdown Control/Status register (index 26h) should be read to verify that the section is ready (stable) before attempting any within that section.

Figure 13. STAC9700 Powerdown/Powerup flow with analog still alive



The above figure illustrates a state when all the mixers should work with the static volume settings that are contained in their associated registers. This configuration can be used when playing a CD (or external LINE\_IN source) through **STAC9700** to the speakers, while most of the system in low power mode. The procedure for this follows the previous example except that the analog mixer is never shut down.

## 6. MULTIPLE CODEC SUPPORT

The **STAC9700** is a primary codec compatible with existing AC'97 definitions and extensions. The **STAC9700** operates as Primary by default, and does not include the external CID pins defined by the AC'97 2.1 revision specification. The **STAC9700** can be used in multi-codec systems where it is the primary, and the other codecs are configured as one or more of the three allowable secondary codecs. When used as the primary codec, the **STAC9700** generates the master AC-Link BIT\_CLK for both the AC'97 Digital Controller and any secondary codecs. The **STAC9700** can support up to four,  $10 \text{ K}\Omega$  50 pF loads on the BIT\_CLK. This is to insure that up to 4 Codec implementations will not load down the clock output.

## 7. TESTABILITY

The STAC9700 has two test modes. One is for ATE in-circuit test and the other is restricted for SigmaTel's internal use. STAC9700 enters the ATE in circuit test mode if SDATA\_OUT is sampled high at the trailing edge of RESET#. Once in the ATE test mode, the digital AC-Link outputs (BIT\_CLK and SDATA\_IN) are driven to a high impedance state. This allows ATE in-circuit testing of the AC'97 controller. This case will never occur during standard operating conditions. Once either of the test mode have been entered, the STAC9700/45 must be issued another reset with the SDATA\_OUT signal held low to return to the normal operating mode. The SYNC triggered ATE test mode is not implemented on the STAC9700.

# 8. AC TIMING CHARACTERISTICS

 $(T_{ambient} = 25 \, ^{\circ}C, \, AVdd = DVdd = \, 5.0V \, or \, 3.3V \pm 5\%, \, AVss = DVss + 0V; \, 50pF \, external \, load)$ 

# 8.1 Cold Reset

Figure 14. Cold Reset



Table 18. Cold Reset

| PARAMETER                                | SYMBOL   | MIN   | TYP | MAX | UNITS |
|------------------------------------------|----------|-------|-----|-----|-------|
| RESET# active low pulse width            | Tres_low | 1.0   | -   | -   | us    |
| RESET# inactive to BIT_CLK startup delay | Trst2clk | 162.8 | -   | ı   | ns    |

<sup>#</sup> denotes active low.

# 8.2 Warm Reset

Figure 15. Warm Reset



Table 19. Warm Reset

| PARAMETER                              | SYMBOL     | MIN   | TYP | MAX | UNITS |
|----------------------------------------|------------|-------|-----|-----|-------|
| SYNC active high pulse width           | Tsync_high | 1.0   | 1.3 | -   | us    |
| SYNC inactive to BIT_CLK startup delay | Tsync2clk  | 162.8 | -   | -   | ns    |

## 8.3 Clocks

Figure 16. Clocks



Table 20. Clocks

| PARAMETER                        | SYMBOL       | MIN | TYP    | MAX | UNITS |
|----------------------------------|--------------|-----|--------|-----|-------|
| BIT_CLK frequency                |              | -   | 12.288 | -   | MHz   |
| BIT_CLK period                   | Tclk_period  | -   | 81.4   | -   | ns    |
| BIT_CLK output jitter            |              | -   | -      | 750 | ps    |
| BLT_CLK high pulsewidth (note 1) | Tclk_high    | 36  | 40.7   | 45  | ns    |
| BIT_CLK low pulse width (note 1) | Tclk_low     | 36  | 40.7   | 45  | ns    |
| SYNC frequency                   |              | -   | 48.0   | -   | kHz   |
| SYNC period                      | Tsync_period | ı   | 20.8   | -   | us    |
| SYNC high pulse width            | Tsync_high   | -   | 1.3    | -   | us    |
| SYNC low_pulse width             | Tsync_low    | -   | 19.5   | -   | us    |

Notes: 1) Worst case duty cycle restricted to 44/56.

## 8.4 Data Setup and Hold

(50pF external load)

Figure 17. Data Setup and Hold



Table 21. Data Setup and Hold

| Parameter                         | Symbol | Min  | Тур | Max | Units |
|-----------------------------------|--------|------|-----|-----|-------|
| Setup to falling edge of BIT_CLK  | Tsetup | 10.0 | -   | -   | ns    |
| Hold from falling edge of BIT_CLK | Thold  | 1.0  | ı   | ı   | ns    |

Note 1: Setup and hold time parameters for SDATA\_IN are with respect to the AC'97 controller.

## 8.5 Signal Rise and Fall Times

(50pF external load; from 10% to 90% of Vdd)

Figure 18. Signal Rise and Fall Times



Table 22. Signal Rise and Fall Times

| PARAMETER          | SYMBOL   | MIN | TYP | MAX | UNITS |
|--------------------|----------|-----|-----|-----|-------|
| BIT_CLK rise time  | Triseclk | 2   | -   | 6   | ns    |
| BIT_CLK fall time  | Tfallclk | 2   | -   | 6   | ns    |
| SDATA_IN rise time | Trisedin | 2   | -   | 6   | ns    |
| SDATA_IN fall time | Tfalldin | 2   | -   | 6   | ns    |

## **8.6 AC-Link Low Power Mode Timing**

Figure 19. AC-Link Low Power Mode Timing



Table 23. AC-Link Low Power Mode Timing

| PARAMETER                              | SYMBOL    | MIN | TYP | MAX | UNITS |
|----------------------------------------|-----------|-----|-----|-----|-------|
| End of Slot 2 to BIT_CLK, SDATA_IN low | Ts2_pdown | -   | -   | 1.0 | us    |

### **8.7 ATE Test Mode**

Figure 20. ATE Test Mode



Table 24. ATE Test Mode

| PARAMETER                                               | SYMBOL     | MIN  | TYP | MAX  | UNITS |
|---------------------------------------------------------|------------|------|-----|------|-------|
| Setup to trailing edge of RESET# (also applies to SYNC) | Tsetup2rst | 15.0 | -   | -    | ns    |
| Rising edge of RESET# to Hi-Z delay                     | Toff       | -    | -   | 25.0 | ns    |

#### Notes:

- 1. All AC-Link signals are normally low through the trailing edge of RESET#. Bringing SDATA\_OUT high for the trailing edge of RESET# causes **STAC9700**'s AC-Link outputs to go high impedance which is suitable for ATE in circuit testing.
- 2. Once either of the two test modes have been entered, the STAC9700 must be issued another RESET# with all AC-Link signals low to return to the normal operating mode.

# denotes active low.

### 9. ELECTRICAL SPECIFICATIONS:

## 9.1 Absolute Maximum Ratings:

## 9.2 Recommended Operating Conditions

**Table 25. Operating Conditions** 

| PA                 | ARAMETER       | MIN   | TYP | MAX   | UNITS |
|--------------------|----------------|-------|-----|-------|-------|
| Power Supplies     | + 3.3V Digital | 3.135 | 3.3 | 3.465 | V     |
|                    | + 5V Digital   | 4.75  | 5   | 5.25  | V     |
|                    | + 5V Analog    | 4.75  | 5   | 5.25  | V     |
|                    | + 3.3V Analog  | 3.135 | 3.3 | 3.465 | V     |
| Ambient Temperatur | е              | 0     | -   | 70    | оС    |

SigmaTel reserves the right to change specifications without notice.

## 9.3 Power Consumption

**Table 26. Power Consumption** 

| PARAMETER                           | MIN | TYP | MAX | UNITS |
|-------------------------------------|-----|-----|-----|-------|
| Digital Supply Current + 5V Digital |     | 45  |     | mA    |
| + 3.3V Digital                      |     | 30  |     | mA    |
| Analog Supply Current + 5V Analog   |     | 40  |     | mA    |
| + 3.3V Analog                       |     | 35  |     | mA    |
| Power Down Status                   |     |     |     |       |
| PR0 +5V Analog Supply Current       |     | 30  |     | mA    |
| PR1 +5V Analog Supply Current       |     | 25  |     | mA    |
| PR2 +5V Analog Supply Current       |     | 20  |     | mA    |
| PR3 +5V Analog Supply Current       |     | 0.1 |     | mA    |
| PR4 +3.3V Digital Supply Current    |     | 0.1 |     | mA    |
| PR4 +5V Digital Supply Current      |     | 0.1 |     | mA    |
| PR5 No effect                       |     |     |     |       |

# 9.4 AC-Link Static Digital Specifications

 $(T_{ambient} = 25~^{O}C,\,DVdd =~5.0V~or~3.3V \pm 5\%,\,AVss = DVss = 0V;\,50pF~external~load)$ 

**Table 27. AC-Link Static Specifications** 

| PARAMETER                                       | SYMBOL | MIN       | TYP | MAX         | UNITS |
|-------------------------------------------------|--------|-----------|-----|-------------|-------|
| Input Voltage Range                             | Vin    | -0.30     |     | DVdd + 0.30 | V     |
| Low level input range                           | Vil    | -         | -   | 0.35xDVdd   | V     |
| High level input voltage                        | Vih    | 0.40xDVdd | -   | -           | V     |
| High level output voltage                       | Voh    | 0.90xDVdd | -   | -           | V     |
| Low level output voltage                        | Vol    | -         | -   | 0.1xDVdd    | V     |
| Input Leakage Current (AC-Link inputs)          | -      | -10       | -   | 10          | uA    |
| Output Leakage Current (Hi-Z'd AC-Link outputs) | -      | -10       | -   | 10          | uA    |
| Output buffer drive current                     | -      | -         | 4   |             | mA    |

## 9.5 STAC9700 +5V Analog Performance Characteristics

 $(T_{ambient} = 25~^{O}C,~AVdd = 5.0V \pm 5\%,~DVdd = 3.3V \pm 5\%,~AVss=DVss=0V;~1~kHz~input~sine~wave;~Sample~Frequency = 48~kHz;~0~dB = 1~Vrms,~10K\Omega/50pF~load,~Testbench~Characterization~BW:~20~Hz - 20~kHz,~0~dB~settings~on~all~gain~stages)$ 

**Table 28. Analog Performance Characteristics** 

| PARAMETER                                 | MIN    | ТҮР  | MAX    | UNITS |
|-------------------------------------------|--------|------|--------|-------|
| Full Scale Input Voltage:                 |        |      |        |       |
| Line Inputs                               | -      | 1.0  | -      | Vrms  |
| Mic Inputs <sup>1</sup>                   | -      | 0.1  | -      | Vrms  |
| Full Scale Output Voltage:                |        |      |        |       |
| Line Output 5V                            | -      | 1.0  | -      | Vrms  |
| Analog S/N:                               |        |      |        |       |
| CD to LINE_OUT 5V                         | 90     | 98   | -      | dB    |
| Other to LINE_OUT 5V                      | -      | 98   | -      | dB    |
| Analog Frequency Response <sup>2</sup>    | 20     | -    | 20,000 | Hz    |
| Digital S/N <sup>3</sup>                  |        |      |        |       |
| D/A 5V                                    | 85     | 96   | -      | dB    |
| A/D 5V                                    | 75     | 87   | -      | dB    |
| Total Harmonic Distortion:                |        |      |        |       |
| Line Output <sup>4</sup>                  | -      | -    | 0.02   | %     |
| D/A & A/D Frequency Response <sup>5</sup> | 20     | -    | 19,200 | Hz    |
| Transition Band                           | 19,200 | -    | 28,800 | Hz    |
| Stop Band                                 | 28,800 | -    | ∞      | Hz    |
| Stop Band Rejection <sup>6</sup>          | +85    | -    | _      | dB    |
| Out-of-Band Rejection <sup>7</sup>        | -      | +40  | _      | dB    |
| Group Delay                               | -      | -    | 1      | ms    |
| Power Supply Rejection Ratio (1kHz)       | -      | +40  | _      | dB    |
| Crosstalk between Input channels          | -      | -    | -70    | dB    |
| Spurious Tone Rejection                   | -      | +100 | _      | dB    |
| Attenuation, Gain Step Size               | =      | 1.5  | -      | dB    |
| Input Impedance                           | 10     | -    | -      | ΚΩ    |
| Input Capacitance                         | -      | 15   | _      | pF    |

| Vrefout                        | -  | 0.5 x AVdd | -   | V          |
|--------------------------------|----|------------|-----|------------|
| Interchannel Gain Mismatch ADC |    |            | 0.5 | dB         |
| Interchannel Gain Mismatch DAC |    | -          | 0.5 | dB         |
| Gain Drift                     |    | 100        |     | ppm/deg. C |
| DAC Offset Voltage             |    | 10         | 50  | mV         |
| Deviation from Linear Phase    |    |            | 1   | degree     |
| External Load Impedance        | 10 |            |     | K ohm      |
| Mute Attenuation (Vrms input)  | 90 | 96         |     | dB         |

### Notes:

- 1. With +20 dB Boost on, 1.0Vrms with Boost off
- 2.  $\pm 1$  dB limits
- 3. The ratio of the rms output level with 1 kHz full scale input to the rms output level with all zeros into the digital input. Measured "A weighted" over a 20 Hz to a 20 kHz bandwidth. (AES17-1991 Idle Channel Noise or EIAJ CP-307 Signal-to-noise Ratio).
- 4. 0 dB gain, 20 kHz BW, 48 kHz Sample Frequency
- 5.  $\pm 0.25$ dB limits
- 6. Stop Band rejection determines filter requirements. Out-of-Band rejection determines audible noise.
- 7. The integrated Out-of-Band noise generated by the DAC process, during normal PCM audio playback, over a bandwidth 28.8 to 100 kHz, with respect to a 1 Vrms DAC output.

## 9.6 STAC9700 +3.3V Analog Performance Characteristics

 $(T_{ambient} = 25 \, ^{O}C, \, AVdd = DVdd = 3.3V \pm 5\%, \, AVss=DVss=0V; \, 1 \, kHz \, input \, sine \, wave; \, Sample \, Frequency = 48 \, kHz; \, 0 \, dB = 1 \, Vrms, \, 10K\Omega/50pF \, load, \, Testbench \, Characterization \, BW: \, 20 \, Hz - 20 \, kHz, \, 0 \, dB \, settings \, on \, all \, gain \, stages)$ 

**Table 29. Analog Performance Characteristics** 

| PARAMETER                                                     | MIN    | TYP      | MAX    | UNITS    |  |  |  |  |
|---------------------------------------------------------------|--------|----------|--------|----------|--|--|--|--|
| Full Scale Output Voltage:                                    |        |          |        |          |  |  |  |  |
| Line Inputs to line output 3.3V                               | -      | 0.7      | -      | Vrms     |  |  |  |  |
| Line Inputs to LINE_OUT 3.3V @ Line In =                      |        |          |        |          |  |  |  |  |
| 1 Vrms and @ Gain setting of -6 dB                            |        | 0.7      |        | Vrms     |  |  |  |  |
| Line Inputs to LINE_OUT 3.3V @ Line In =                      |        |          |        |          |  |  |  |  |
| 0.5 Vrms and @ gain setting of 0dB                            |        | 0.7      |        | Vrms     |  |  |  |  |
| PCM to LINE_OUT 3.3V @ full scale PCM input                   |        |          |        |          |  |  |  |  |
| @PCM gain setting of 0dB                                      |        | 0.7      |        | Vrms     |  |  |  |  |
| PCM to Line Output 3.3V                                       |        |          |        |          |  |  |  |  |
| MIC Input to LINE_OUT 3.3V @ MIC In                           |        | 0.7      |        | Vrms     |  |  |  |  |
| = 1 Vrms and @ gain setting of 0dB                            |        |          |        |          |  |  |  |  |
| Analog S/N:                                                   |        | 0.5      |        | ID.      |  |  |  |  |
| CD to LINE_OUT 3.3V                                           | -      | 95<br>95 | -      | dB<br>dB |  |  |  |  |
| Other to LINE_OUT 3.3V Analog Frequency Response <sup>2</sup> | 20     | 93       | 20,000 | Hz       |  |  |  |  |
|                                                               | 20     | -        | 20,000 | HZ       |  |  |  |  |
| Digital S/N <sup>3</sup>                                      |        |          |        |          |  |  |  |  |
| D/A 3.3V                                                      | 85     | 90       | -      | dB       |  |  |  |  |
| A/D 3.3V                                                      | 75     | 85       | -      | dB       |  |  |  |  |
| Total Harmonic Distortion:                                    |        |          |        |          |  |  |  |  |
| Line Output <sup>4</sup>                                      | -      | -        | 0.02   | %        |  |  |  |  |
| D/A & A/D Frequency Response <sup>5</sup>                     | 20     | -        | 19,200 | Hz       |  |  |  |  |
| Transition Band                                               | 19,200 | -        | 28,800 | Hz       |  |  |  |  |
| Stop Band                                                     | 28,800 | -        | ∞      | Hz       |  |  |  |  |
| Stop Band Rejection <sup>6</sup>                              | +85    | -        | -      | dB       |  |  |  |  |
| Out-of-Band Rejection <sup>7</sup>                            | -      | +40      | _      | dB       |  |  |  |  |
| Group Delay                                                   | -      | -        | 1      | ms       |  |  |  |  |
| Power Supply Rejection Ratio (1kHz)                           | -      | +40      | -      | dB       |  |  |  |  |
| Crosstalk between Input channels                              | -      | -        | -70    | dB       |  |  |  |  |
| Spurious Tone Rejection                                       | -      | +100     | _      | dB       |  |  |  |  |

| Attenuation, Gain Step Size    | -  | 1.5        | _   | dB                  |
|--------------------------------|----|------------|-----|---------------------|
| Input Impedance                | 10 | -          | -   | ΚΩ                  |
| Input Capacitance              | -  | 15         | -   | pF                  |
| Vrefout                        | -  | 0.5 x AVdd | _   | V                   |
| Interchannel Gain Mismatch ADC |    |            | 0.5 | dB                  |
| Interchannel Gain Mismatch DAC |    | -          | 0.5 | dB                  |
| Gain Drift                     |    | 100        |     | ppm/ <sup>o</sup> C |
| DAC Offset Voltage             |    | 10         | 50  | mV                  |
| Deviation from Linear Phase    |    |            | 1   | degree              |
| External Load Impedance        | 10 |            |     | ΚΩ                  |
| Mute Attenuation (0 dB)        | 90 | 96         |     | dB                  |

#### Notes:

- 1. With +20 dB Boost on, 1.0Vrms with Boost off
- 2.  $\pm 1$  dB limits
- 3. The ratio of the rms output level with 1 kHz full scale input to the rms output level with all zeros into the digital input. Measured "A weighted" over a 20 Hz to a 20 kHz bandwidth. (AES17-1991 Idle Channel Noise or EIAJ CP-307 Signal-to-noise Ratio).
- 4. 0 dB gain, 20 kHz BW, 48 kHz Sample Frequency
- 5.  $\pm 0.25$ dB limits
- 6. Stop Band rejection determines filter requirements. Out-of-Band rejection determines audible noise.

The integrated Out-of-Band noise generated by the DAC process, during normal PCM audio playback, over a bandwidth 28.8 to 100 kHz, with respect to a 1 Vrms DAC output.

## Appendix A

#### SPLIT INDEPENDENT POWER SUPPLY OPERATION

In PC applications, one power supply input to the **STAC9700** may be derived from a supply regulator (as shown in Figure 3) and the other directly from the PCI power supply bus. When power is applied to the PC, the regulated supply input to the IC will be applied some time delay after the PCI power supply. Without proper on-chip partitioning of the analog and digital circuitry, some manufacturer's codecs would be subject to on-chip SCR type latch-up.

SigmaTel's **STAC9700** specifically allows power-up sequencing delays between the analog (AVddx) and digital (VDddx) supply pins. These two power supplies can power-up independently and at different rates with no adverse effects to the codec. The IC is designed with independent analog and digital circuitry that prevents on-chip SCR type latch-up.



## Appendix B

#### +5.0V/+3.3V POWER SUPPLY OPERATION NOTES

The **STAC9700** is capable of operating from a single 5V supply connected to both DVdd and Avdd. When operating with a +5V digital supply, all digital AC-Link interface signals should be at a 5V level. If digital interface signals below 5V are used with a +5V digital supply, then appropriate level shifting circuitry may be needed to ensure adequate digital noise immunity.

The **STAC9700** can also operate from a +3.3V digital supply connected to DVdd while maintaining a 5V analog supply on AVdd. On-chip level shifters ensure accurate logic transfers between the analog and digital portions of the **STAC9700**. If digital interface signals above +3.3V are used (i.e. a +5V AC-Link interface), appropriate level shifting circuitry must be provided to prevent on-chip ESD protection diodes from turning on. (See Appendixes A concerning SPLIT INDEPENDENT POWER SUPPLY OPERATION).

\*Always operate the STAC97xx digital supply from the same supply voltage as the digital controller supply.

\*All the analog inputs must be ac-coupled with a capacitor of 0.33 uF or greater. It is recommended that a resistor of about  $47K\Omega$  be connected from the signal side of the capacitor to analog GND as shown below.



\*All the analog outputs must be ac-coupled. If an external amplifier is used, make sure that the input impedance of the amplifier is at least  $10 \mathrm{K}\Omega$  and use an ac-coupling capacitor of +2 uF or greater to maintain the minimum PC99 20 Hz low-frequency bandwidth.

SigmaTel, Inc.

- NOTES -

50 08/06/99 - NOTES -

For more information, please contact:

SigmaTel, Inc.
6101 W. Courtyard Dr., Bldg. 1, Suite 100
Austin, Texas 78730
Tel (512) 343-6636, Fax (512) 343-6199
email: sales@sigmatel.com

Homepage: www.sigmatel.com